Skip to content
View dominiksalvet's full-sized avatar

Block or report dominiksalvet

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Maximum 250 characters. Please don't include any personal information such as legal names or email addresses. Markdown supported. This note will be visible to only you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse

Starred repositories

Showing results

RVX HAL - Hardware Abstraction Layer

C 1 Updated Jan 7, 2026

RISC-V Scratchpad

C++ 73 11 Updated Nov 18, 2022

SystemVerilog/Verilog support for vscode using Ctags

TypeScript 37 6 Updated Sep 19, 2025

Dual-issue RV64IM processor for fun & learning

Verilog 64 9 Updated Jul 4, 2023

RISC-V Formal Verification Framework

Verilog 621 104 Updated Apr 6, 2022

🖥️ A small, customizable and extensible MCU-class 32-bit RISC-V soft-core CPU and microcontroller-like SoC written in platform-independent VHDL.

VHDL 1,954 303 Updated Jan 4, 2026

Web-based RISC-V superscalar simulator

Java 19 2 Updated Mar 23, 2025

A minimal GPU design in Verilog to learn how GPUs work from the ground up

SystemVerilog 9,375 734 Updated Aug 18, 2024

SCR1 is a high-quality open-source RISC-V MCU core in Verilog

SystemVerilog 951 327 Updated Nov 15, 2024

32-bit Superscalar RISC-V CPU

Verilog 1,167 200 Updated Sep 18, 2021

Guide for hacking your reMarkable tablet

CSS 93 23 Updated Jan 8, 2026

RISC-V Nox core

C 71 10 Updated Jul 22, 2025

RISC-V Processor written in Amaranth HDL

Python 39 5 Updated Jan 21, 2022

Open-source RISC-V microcontroller for embedded and FPGA applications

Verilog 189 25 Updated Jan 7, 2026

VeeR EH1 core

SystemVerilog 918 234 Updated May 29, 2023

Hardened RISC-V core

Assembly 14 4 Updated Jan 5, 2026

uBlock Origin - An efficient blocker for Chromium and Firefox. Fast and lean.

JavaScript 60,826 3,892 Updated Jan 4, 2026

A brief computer graphics / rendering course

C++ 23,058 2,202 Updated Nov 21, 2025

Use ripgrep to find TODO tags and display the results in a tree view

JavaScript 1,698 160 Updated Apr 13, 2024

HDL support for VS Code

TypeScript 346 84 Updated Jan 8, 2026

Simple DirectMedia Layer

C 14,547 2,550 Updated Jan 8, 2026

Useful CMake Examples

CMake 13,045 2,551 Updated Feb 28, 2024

🖥️ Show current CPU usage, memory usage and net speed on panel

JavaScript 51 15 Updated Jun 25, 2024

A GNOME Shell extenesion to hide Universal Access icon from the status bar

JavaScript 21 3 Updated Sep 6, 2025

Mute/Unmute Gnome extension

JavaScript 9 1 Updated Oct 6, 2025

A live viewer for reMarkable written in PyQt5

Python 807 68 Updated Oct 8, 2025

Kronos is a 3-stage in-order RISC-V RV32I_Zicsr_Zifencei core geared towards FPGA implementations

SystemVerilog 77 11 Updated May 15, 2023

Chrome extension to return youtube dislikes

JavaScript 13,426 601 Updated Dec 12, 2025

Verilator open-source SystemVerilog simulator and lint system

SystemVerilog 3,278 733 Updated Jan 8, 2026

🌊 Digital timing diagram rendering engine

JavaScript 3,315 393 Updated Jul 10, 2025
Next